MC97F2664
222
April 11, 2014 Ver. 1.4
ADCCRH (A/D Converter High Register) : 1051H (XSFR)
7
6
5
4
3
2
1
0
ADCIFR
–
TRIG2
TRIG1
TRIG0
ALIGN
CKSEL1
CKSEL0
R/W
–
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : 00H
ADCIFR
When ADC interrupt occurs, this bit
becomes ‘1’. For clearing bit,
write
‘0’ to this bit or auto clear by INT_ACK signal. Writing “1” has
no effect.
0
ADC Interrupt no generation
1
ADC Interrupt generation
TRIG[2:0]
A/D Trigger Signal Selection(The ADC module is automatically
disabled at stop mode)
TRIG2 TRIG1 TRIG0 Description
0
0
0
ADST
0
0
1
Timer 4 match signal
0
1
0
Timer 5 match signal
0
1
1
Timer 6 match signal
1
0
0
Timer 7 match signal
1
0
1
Timer 8 match signal
1
1
0
Timer 9 match signal
1
1
1
Not used
ALIGN
A/D Converter data align selection.
0
MSB align (ADCDRH[7:0], ADCDRL[7:4])
1
LSB align (ADCRDH[3:0], ADCDRL[7:0])
CKSEL[1:0]
A/D Converter Clock selection
CKSEL1
CKSEL0
Description
0
0
fx/1
0
1
fx/2
1
0
fx/4
1
1
fx/8
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...