MC97F2664
April 11, 2014 Ver. 1.4
93
10.2 External Interrupt
The external interrupt on EINT0~A and EINT10~19
pins receive various interrupt request depending on the
external interrupt polarity 0 high/low register
(EIPOL0H/L), external interrupt polarity 1 high/low register
(EIPOL1H/L), and external interrupt polarity 2 high/low register
(EIPOL2H/L), as shown in Figure 10.1. Also each
external interrupt source has enable/disable bits. The
external interrupt flag 0 register (EIFLAG0), external
interrupt flag 1 register (EIFLAG1) and external interrupt flag 2 register (EIFLAG2) provides the status of external
interrupts.
EINT11 Pin
EINT13 Pin
EINT15 Pin
EINT17 Pin
EINT10 Pin
FLAG10
FLAG11
EINT12 Pin
FLAG12
FLAG13
EINT14 Pin
FLAG14
FLAG15
EINT16 Pin
FLAG16
FLAG17
EINTA Pin
FLAGA
EINT18 Pin
FLAG18
2
2
EIPOL1H/EIPOL1L
2
2
2
2
2
2
INT 11 Interrupt
EINT9 Pin
FLAG9
2
2
2
INT 16 Interrupt
EINT1 Pin
EINT3 Pin
EINT5 Pin
EINT7 Pin
EINT0 Pin
FLAG0
FLAG1
EINT2 Pin
FLAG2
FLAG3
EINT4 Pin
FLAG4
FLAG5
EINT6 Pin
FLAG6
FLAG7
EIPOL0H/EIPOL0L
2
2
2
2
2
2
INT 5 Interrupt
2
2
EINT8 Pin
EINT19 Pin
2
2
FLAG8
FLAG19
EIPOL2H/EIPOL2L
Figure 10.1 External Interrupt Description
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...