MC97F2664
152
April 11, 2014 Ver. 1.4
11.7.6.1 Timer/Counter 6/7/8/9 Register Description
The timer/counter 6/7/8/9 register consists of timer 6/7/8/9 A data high register (TnADRH), timer 6/7/8/9 A data
low register (TnADRL), timer 6/7/8/9 B data high register (TnBDRH), timer 6/7/8/9 B data low register (TnBDRL),
timer 6/7/8/9 control high register (TnCRH), timer 6/7/8/9 control low register (TnCRL), and timer interrupt flag
register(TIFLAG1).
11.7.6.2 Register Description for Timer/Counter 6/7/8/9
TnADRH (Timer n A data High Register) : DDH/E5H/EDH/105BH (SFR/SFR/SFR/XSFR), n= 6, 7, 8, and 9
7
6
5
4
3
2
1
0
TnADRH7
TnADRH6
TnADRH5
TnADRH4
TnADRH3
TnADRH2
TnADRH1
TnADRH0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : FFH
TnADRH[7:0]
Tn A Data High Byte
TnADRL (Timer n A Data Low Register) : DCH/E4H/ECH/105AH (SFR/SFR/SFR/XSFR), n= 6, 7, 8, and 9
7
6
5
4
3
2
1
0
TnADRL7
TnADRL6
TnADRL5
TnADRL4
TnADRL3
TnADRL2
TnADRL1
TnADRL0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : FFH
TnADRL[7:0]
Tn A Data Low Byte
NOTE) Do not write
“0000H” in the TnADRH/TnADRL register when
PPG mode
TnBDRH (Timer n B Data High Register) : DFH/E7H/EFH/105DH (SFR/SFR/SFR/XSFR), n= 6, 7, 8, and 9
7
6
5
4
3
2
1
0
TnBDRH7
TnBDRH6
TnBDRH5
TnBDRH4
TnBDRH3
TnBDRH2
TnBDRH1
TnBDRH0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : FFH
TnBDRH[7:0]
Tn B Data High Byte
TnBDRL (Timer n B Data Low Register)
:
DEH/E6H/EEH/105CH (SFR/SFR/SFR/XSFR), n= 6, 7, 8, and 9
7
6
5
4
3
2
1
0
TnBDRL7
TnBDRL6
TnBDRL5
TnBDRL4
TnBDRL3
TnBDRL2
TnBDRL1
TnBDRL0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : FFH
TnBDRL[7:0]
Tn B Data Low Byte
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...