7. Interrupt controller
A96G150 User's manual
72
7.2
Block diagram
0
0
0
0
Priority High
1
1
1
1
2
2
2
2
3
3
3
3
4
4
4
4
5
5
5
5
6
6
6
6
7
7
7
7
8
8
8
8
9
9
9
9
10
10
10
10
11
11
11
11
12
12
12
12
13
13
13
13
14
14
14
14
15
15
15
15
16
16
16
16
17
17
17
17
18
18
18
18
19
19
19
19
20
20
20
20
21
21
21
21
22
22
22
22
23
23
23
23
Priority Low
EA
Release
Stop/Sleep
EINT1
EI FLAG1.1
EI FLAG1.2
EINT2
EINT41
EI FLAG0.0
EINT43
EINT45
EINT47
EINT40
EINT42
EINT44
EINT46
EI FLAG0.1
EI FLAG0.2
EI FLAG0.3
EI FLAG0.4
EI FLAG0.5
EI FLAG0.6
EI FLAG0.7
Timer 0 overflow
Timer 0
Timer 1
Timer 2
Timer 3
IP1
IP
IE
FLAG1
FLAG2
IE2
T0OVIFR
T0IFR
T1IFR
T2IFR
T3IFR
FLAG40
FLAG41
FLAG42
FLAG43
FLAG44
FLAG45
FLAG46
FLAG47
EIPOL1
USI0 I2C
USI0 Rx
USI0 Tx
IE1
I2C0IFR
ADC
WT
WDT
BIT
ADCIFR
WTIF R
WDTIFR
BITIF R
Level 0
Level 1
Level 2
Level 3
EIPOL0H/L
USI1 I2C
USI1 Rx
USI1 Tx
I2C1IFR
USART2 RX / CRC
EINT3
EI FLAG1.3
FLAG3
EIPOL1
IE3
EINT0
EI FLAG1.0
FLAG0
EIPOL1
Timer 4/5
USART2 TX
T4IFR
T5IFR
LVIF
LVI
NOTES
:
1.
The release signal for stop/idle mode may be generated by all interrupt sources which are enabled
without reference to the priority level.
2.
An interrupt request is delayed while data are written to IE, IE1, IE2, IE3, IP, IP1, and PCON
register.
Figure 12. Interrupt Controller Block Diagram
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...