22. Development tools
A96G150 User's manual
320
As shown in Figure 149, when transf
erring data, a receiver outputs DSDA to ‘L’ to inform the normal
reception of data. If a receiver outputs DSDA to ‘H’, it means error reception of data.
Figure 149. Acknowledge on Serial Bus
While the Host Debugger executes data communications, if a microcontroller needs communication
delay or process delay, it can request communication delay to the Host Debugger.
Figure 150 shows timing diagrams where a microcontroller requests communication delay to the Host
Debugger. If the microcontroller requests timing delay of the DSCL signal that the Host Debugger
outputs, the microcontroller maintains the DSCL sign
al to ‘L’ to delay the clock change although the
Host Debugger changes DSCL to ‘H’.
Figure 150. Clock Synchronization during Wait Procedure
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...