8. Clock generator
A96G150 User's manual
90
8.1
Clock generator block diagram
In this section, a clock generator of A96G150 is described in a block diagram.
Clock
Chang e
System
Clock Gen.
SCLK
(Core, System,
Per ipheral)
fx
BIT
WDT
BIT
overflow
XIN2
XOUT2
Main OSC
f
XIN
STOP Mode
XCLKE
STOP Mode
HSIRCE
1/64
1/2
1/4
1/8
M
U
X
LIRC OSC
(128kHz)
WDTCK
Stabilization Time
Gen eration
M
U
X
BIT clock
WDT clock
SXIN
SXO UT
Sub OS C
f
SUB
WT
2
SCLK[1:0]
1/16
1/32
3
IRCS[2:0]
fx/409 6
fx/102 4
fx/128
fx/16
M
U
X
3
BITCK[2:0]
HIRC O SC
(32MHz)
BIT overflow
f
LIRC
f
HIRC
/8
LSIRC/32
XIN1
XOUT1
XIOSE L
Figure 21. Clock Generator Block Diagram
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...