16. USART2
A96G150 User's manual
220
16.1
Block diagram
Figure 97. USART2 Block Diagram
XCK
XCK
Control
Clock Sync
Logic
UBAUD
RXD2/
MISO2
TXD2/
MOSI2
Tx
Control
Rx
Control
Clock
Recovery
Data
Recovery
DOR/PE/FE
Checker
UDATA[0]
(Rx)
UDATA[1]
(Rx)
Parity
Generator
Stop bit
Generator
UDATA(Tx)
SS2
SS
Control
RXC
TXC
UPM1 UPM0 USIZE2 USIZE1 USIZE0 UCPOL
UCTRL1
ADDRESS: CB
H
INITIAL VALUE: 0000_0000
B
UDRIE TXCIE RXCIE
TXE
RXE
U2X
UCTRL2
ADDRESS: CC
H
INITIAL VALUE: 0000_0000
B
LOOPS
SPISS
USBS
TX8
RX8
UCTRL3
ADDRESS: CD
H
INITIAL VALUE: 0000_-000
B
UDRE
TXC
RXC
WAKE
DOR
FE
PE
USTAT
ADDRESS: CF
H
INITIAL VALUE: 1000_0000
B
SCLK
Rx Interrupt
Tx Interrupt
I
n
t
e
r
n
a
l
B
u
s
L
i
n
e
UMSEL1&UMSEL0
Master
UPM1
UPM0
UMSEL0
Master
UMSEL[1:0]
Baud Rate Generator
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...