A96G150 User's manual
15. Combination of USART, SPI, and I2C (USI)
193
15.12
USIn SPI block diagram
RXCIEn
Rx Control
Receive Shift Register
(RXSR)
Data
Recovery
DORn Checker
USInDR[0], (Rx)
Tx Control
Transmit Shift Register
(TXSR)
USInDR, (Tx)
I
N
T
E
R
N
A
L
B
U
S
L
I
N
E
M
U
X
LOOPSn
TXCn
TXCIEn
DRIEn
DREn
Empty signal
To interrupt
block
INT_ACK
Clear
RXCn
Baud Rate Generator
USInBD
TXEn
SCLK
(fx: System clock)
MISOn
MOSIn
M
U
X
MASTERn
D
E
P
FXCHn
SCKn
SCK
Control
MASTERn
RXEn
To interrupt
block
M
U
X
Edge Detector
And
Controller
SSn
SS
Control
CPHAn
CPOLn
ORDn
(MSB/LSB-1st)
USInDR[1], (Rx)
USInSSEN
Figure 89. USIn SPI Block Diagram (n = 0 and 1)
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...