Appendix
A96G150 User's manual
332
Table 62. Instruction Table (continued)
MISCELLANEOUS
Mnemonic
Description
Bytes
Cycles Hex code
NOP
No operation
1
1
00
ADDITIONAL INSTRUCTIONS (selected through EO[7:4])
Mnemonic
Description
Bytes
Cycles Hex code
MOVC
@(DPTR++),A
M8051W/M8051EW-specific
instruction
supporting
software download into program memory
1
2
A5
TRAP
Software break command
1
1
A5
In the above table, entries such as E8-EF indicate continuous blocks of hex opcodes used for 8 different
registers. Register numbers of which are defined by the lowest three bits of the corresponding code.
Non-continuous blocks of codes, shown as
‘
11
→
F1
’
(for example), are used for absolute jumps and
calls, with the top 3 bits of the code being used to store the top three bits of the destination address.
CJNE instructions use abbreviation of #d for immediate data; other instructions use #data as an
abbreviation.
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...