A96G150 User's manual
16. USART2
227
16.7.3
Parity generator
Parity Generator calculates the parity bit for the sending serial frame data. When parity bit is enabled
(UPM[1] = 1), transmitter control logic inserts the parity bit between bits and the first stop bit of the
sending frame.
16.7.4
Disabling transmitter
Disabling the Transmitter by clearing TXE bit will not become effective until ongoing transmission is
completed. When the Transmitter is disabled, the TXD2 pin is used as normal General Purpose I/O
(GPIO) or primary function pin.
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...