4. Central Processing Unit (CPU)
A96G150 User's manual
28
Separate program and external data memory interfaces or a single multiplexed interface
━
Up to 1 Mbyte of external Data Memory, accessible by a choice of interfaces
━
Up to 256 bytes of Internal Data Memory
━
Up to 1 Mbyte of RAM or ROM Program Memory, accessible by a choice of interfaces
Support for synchronous and asynchronous Program, External Data & Internal Data Memory
Wait states support for slow Program and External Data Memory
16-bit Data Memory address is generated through the DPTR(Data Point register).
16-bit program counter - capable of addressing up to Flash size in Each device
A single data pointer, two memory-mapped data pointers, or 2, 4 or 8 banked data pointers
Support 2 or 4 level of priority scheme
–
Up to 24 maskable Interrupt sources
External Special Function Register(SFR) are memory mapped into Direct Memory between
addresses 80 hex and FF hex
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...