A96G150 User's manual
19. Power down operation
269
19.4
Released operation of STOP mode
After STOP mode is released, operation begins according to content of related interrupt register just
before STOP mode starts (refer to Figure 119). If the global interrupt Enable Flag (IE.EA)is set to `1`,
the STOP mode is released by a certain interrupt of which interrupt enable flag = `1` and the CPU jumps
to the relevant interrupt service routine. Even if the IE.EA bit is cleared to
‘
0
’
, the STOP mode is released
by the interrupt of which the interrupt enable flag is set to
‘
1
’
.
Figure 119. STOP Mode Release Flow
SET PCON[7:0]
SET IEx.b
STOP Mode
IEx.b==1 ?
Interrupt Request
STOP Mode Release
Y
Interrupt Service
Routine
Next Instruction
N
Corresponding Interrupt
Enable Bit (IE, IE1, IE2, IE3)
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...