A96G150 User's manual
6. I/O ports
51
P0DB (P0 De-bounce Enable Register): DEH
7
6
5
4
3
2
1
0
DBCLK1
DBCLK0
P07DB
P06DB
P05DB
P04DB
-
-
R/W
R/W
R/W
R/W
R/W
R/W
-
-
Initial value: 00H
DBCLK[1:0]
Configure De-bounce Clock of Port
DBCLK1 DBCLK0 Description
0
0
fx/1
0
1
fx/4
1
0
fx/4096
1
1
LSIRC (128KHz)
P07DB
Configure De-bounce of P07 Port
0
Disable
1
Enable
P06DB
Configure De-bounce of P06 Port
0
Disable
1
Enable
P05DB
Configure De-bounce of P05 Port
0
Disable
1
Enable
P04DB
Configure De-bounce of P04 Port
0
Disable
1
Enable
NOTES:
1.
If the same level is not detected on enabled pin three or four times in a row at the sampling clock, the
signal is eliminated as noise.
2.
A pulse level should be input for the duration of 3 clock or more to be actually detected as a valid edge.
3.
The port de-bounce is automatically disabled at stop mode and recovered after stop mode release.
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...