17. LCD Driver
A96G150 User's manual
256
17.8
Register description
LCDCR (LCD Driver Control Register): 1048H
7
6
5
4
3
2
1
0
IRSEL[1]
IRSEL[0]
DBS[2]
DBS[1]
DBS[0]
LCLK[1]
LCLK[0]
DISP
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value: 00H
IRSEL[1:0]
Internal LCD Bias Dividing Resistor Selection bits.
IRSEL1 IRSEL0 Description
0
0
RLCD3,
105/105/80[kΩ] @(1/2)/(1/3)/(1/4) bias.
0
1
RLCD1,
10/10/10[kΩ] @(1/2)/(1/3)/(1/4) bias.
1
0
RLCD2,
66/66/50[kΩ] @(1/2)/(1/3)/(1/4) bias.
1
1
RLCD4,
320/320/240[kΩ] @(1/2)/(1/3)/(1/4) bias.
DBS[2:0]
LCD Duty and Bias Selection bits.
DBS2
DBS1
DBS0
Description
0
0
0
1/8 duty, 1/4 bias.
0
0
1
1/6 duty, 1/4 bias.
0
1
0
1/5 duty, 1/3 bias.
0
1
1
1/4 duty, 1/3 bias.
1
0
0
1/3 duty, 1/3 bias.
1
0
1
1/3 duty, 1/2 bias.
others
Reserved
LCLK[1:0]
LCD Clock divider Selection bits
f
LCD
(LCD clock source) is selected by LCDCLKSEL[1:0].
LCLK1
LCLK0
Description
0
0
f
LCD
/256 (128Hz @ f
LCD
= 32.768kHz)
0
1
f
LCD
/128 (256Hz @ f
LCD
= 32.768kHz)
1
0
f
LCD
/64 (512Hz @ f
LCD
= 32.768kHz)
1
1
f
LCD
/32 (1024Hz @ f
LCD
= 32.768kHz)
DISP
LCD Display Control bit.
0
Display off
1
Normal display on
Содержание A96G150
Страница 126: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 126 Figure 43 16 bit Timer Counter Mode Operation Example...
Страница 136: ...12 Timer 0 1 2 3 4 5 A96G150 User s manual 136 Figure 51 16 bit Timer Counter Mode Operation Example...
Страница 147: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 147 Figure 59 16 bit Timer Counter Mode Operation Example...
Страница 157: ...A96G150 User s manual 12 Timer 0 1 2 3 4 5 157 Figure 67 16 bit Timer Counter Mode Operation Example...
Страница 171: ...A96G150 User s manual 14 12 bit ADC 171 Figure 79 ADC Operation Flow Sequence...
Страница 333: ...A96G150 User s manual Revision history 333 Revision history Revision Date Notes 1 00 2022 06 22 First creation...