![Xilinx VCU110 User Manual Download Page 64](http://html1.mh-extra.com/html/xilinx/vcu110/vcu110_user-manual_3395138064.webp)
VCU110 Evaluation Board
64
UG1073 (v1.2) March 26, 2016
Chapter 1:
VCU110 Evaluation Board Features
MGTREFCLK0P_220
AN11
NA
NA
NA
NA
MGTREFCLK0N_220
AN10
NA
NA
NA
MGTREFCLK1P_220
AM13
NA
NA
NA
MGTREFCLK1N_220
AM12
NA
NA
NA
Notes:
1. MGT connections I/O standard not applicable
Table 1-26:
VCU110 FPGA U1 GTH Quad 220 Connections
(Cont’d)
FPGA (U1) Pin Name
FPGA
(U1) Pin
Schematic Net Name
(1)
Connected
Pin Number
Connected Pin
Name
Connected
Device
Table 1-27:
VCU110 FPGA U1 GTH Quad 221 Connections
FPGA (U1) Pin Name
FPGA
(U1) Pin
Schematic Net Name
Connected
Pin Number
Connected
Pin Name
Connected
Device
MGTHTXP0_221
BC7
FMC_HPC0_DP4_C2M_P
A34
DP4_C2M_P
FMC HPC0
J22
MGTHTXN0_221
BC6
FMC_HPC0_DP4_C2M_N
A35
DP4_C2M_N
MGTHRXP0_221
BC2
FMC_HPC0_DP4_M2C_P
A14
DP4_M2C_P
MGTHRXN0_221
BC1
FMC_HPC0_DP4_M2C_N
A15
DP4_M2C_N
MGTHTXP1_221
BB9
FMC_HPC0_DP5_C2M_P
A38
DP5_C2M_P
MGTHTXN1_221
BB8
FMC_HPC0_DP5_C2M_N
A39
DP5_C2M_N
MGTHRXP1_221
BB4
FMC_HPC0_DP5_M2C_P
A18
DP5_M2C_P
MGTHRXN1_221
BB3
FMC_HPC0_DP5_M2C_N
A19
DP5_M2C_N
MGTHTXP2_221
BA7
FMC_HPC0_DP6_C2M_P
B36
DP6_C2M_P
MGTHTXN2_221
BA6
FMC_HPC0_DP6_C2M_N
B37
DP6_C2M_N
MGTHRXP2_221
BA2
FMC_HPC0_DP6_M2C_P
B16
DP6_M2C_P
MGTHRXN2_221
BA1
FMC_HPC0_DP6_M2C_N
B17
DP6_M2C_N
MGTHTXP3_221
AY9
FMC_HPC0_DP7_C2M_P
B32
DP7_C2M_P
MGTHTXN3_221
AY8
FMC_HPC0_DP7_C2M_N
B33
DP7_C2M_N
MGTHRXP3_221
AY4
FMC_HPC0_DP7_M2C_P
B12
DP7_M2C_P
MGTHRXN3_221
AY3
FMC_HPC0_DP7_M2C_N
B13
DP7_M2C_N
MGTREFCLK0P_221
AL11
FMC_HPC0_GBTCLK0_M2C_C_P
D4
GBTCLK0_
M2C_P
MGTREFCLK0N_221
AL10
FMC_HPC0_GBTCLK0_M2C_C_N
D5
GBTCLK0_
M2C_N
MGTREFCLK1P_221
AK13
FMC_HPC0_GBTCLK1_M2C_C_P
B20
GBTCLK1_
M2C_P
MGTREFCLK1N_221
AK12
FMC_HPC0_GBTCLK1_M2C_C_N
B21
GBTCLK1_
M2C_N
Notes:
1. MGT connections I/O standard not applicable.
2. Series capacitor coupled.