![Xilinx VCU110 User Manual Download Page 29](http://html1.mh-extra.com/html/xilinx/vcu110/vcu110_user-manual_3395138029.webp)
VCU110 Evaluation Board
29
UG1073 (v1.2) March 26, 2016
Chapter 1:
VCU110 Evaluation Board Features
GTH
Quad
232
MGTHTXP0_232
E7
HMC_L0TX_3_P
H25
L0RXP_12
HMC
U160
MGTHTXN0_232
E6
HMC_L0TX_3_N
H24
L0RXN_12
MGTHRXP0_232
E2
HMC_L0RX_3_C_P
J28
L0TXP_12
MGTHRXN0_232
E1
HMC_L0RX_3_C_N
J27
L0TXN_12
MGTHTXP1_232
E11
HMC_L0TX_15_P
G26
L0RXP_13
MGTHTXN1_232
E10
HMC_L0TX_15_N
G25
L0RXN_13
MGTHRXP1_232
D4
HMC_L0RX_15_C_P
H29
L0TXP_13
MGTHRXN1_232
D3
HMC_L0RX_15_C_N
H28
L0TXN_13
MGTHTXP2_232
C7
HMC_L0TX_5_P
F27
L0RXP_14
MGTHTXN2_232
C6
HMC_L0TX_5_N
F26
L0RXN_14
MGTHRXP2_232
C2
HMC_L0RX_5_C_P
G30
L0TXP_14
MGTHRXN2_232
C1
HMC_L0RX_5_C_N
G29
L0TXN_14
MGTHTXP3_232
A7
HMC_L0TX_7_P
E28
L0RXP_15
MGTHTXN3_232
A6
HMC_L0TX_7_N
E27
L0RXN_15
MGTHRXP3_232
B4
HMC_L0RX_7_C_P
A28
L0TXP_15
MGTHRXN3_232
B3
HMC_L0RX_7_C_N
A27
L0TXN_15
MGTREFCLK0P_232
L11
NA
NA
NA
NA
MGTREFCLK0N_232
L10
NA
NA
NA
MGTREFCLK1P_232
K13
NA
NA
NA
MGTREFCLK1N_232
K12
NA
NA
NA
Notes:
1. MGT connections I/O standard not applicable.
Table 1-8:
HMC Memory U160 L0 I/F to FPGA U1 GTH Quads 229-232
(Cont’d)
MGT
Bank
FPGA (U1) Pin Name
FPGA
(U1)
Pin
Schematic Net Name
(1)
Connected
Pin Number
Connected Pin
Name
Connected
Device