![Xilinx VCU110 User Manual Download Page 38](http://html1.mh-extra.com/html/xilinx/vcu110/vcu110_user-manual_3395138038.webp)
VCU110 Evaluation Board
38
UG1073 (v1.2) March 26, 2016
Chapter 1:
VCU110 Evaluation Board Features
U180.11
CFP4_SI5328_OUT1_BUF2_C_P
AE36
GTY 125 REFCLK0
U180.12
CFP4_SI5328_OUT1_BUF2_C_N
AE37
U180.13
CFP4_SI5328_OUT1_BUF3_C_P
AA36
GTY127 REFCLK0
U180.14
CFP4_SI5328_OUT1_BUF3_C_N
AA37
U180.15
CFP4_SI5328_OUT1_BUF4_C_P
W36
GTY128 REFCLK0
U180.16
CFP4_SI5328_OUT1_BUF4_C_N
W37
U184.9
EXAMAX_SI5328_OUT1_BUF1_C_P
AN36
GTY 120 REFCLK0
U184.10
EXAMAX_SI5328_OUT1_BUF1_C_N
AN37
U184.11
EXAMAX_SI5328_OUT1_BUF2_C_P
AL36
GTY 121 REFCLK0
U184.12
EXAMAX_SI5328_OUT1_BUF2_C_N
AL37
U196.5
ILKN_SI5328_OUT2_BUF1_C_P
U36
GTY 129 REFCLK0
U196.4
ILKN_SI5328_OUT2_BUF1_C_N
U37
U196.32
ILKN_SI5328_OUT2_BUF2_C_P
R36
GTY 130 REFCLK0
U196.31
ILKN_SI5328_OUT2_BUF2_C_N
R37
U196.30
ILKN_SI5328_OUT2_BUF3_C_P
N36
GTY 131 REFCLK0
U196.29
ILKN_SI5328_OUT2_BUF3_C_N
N37
U196.28
ILKN_SI5328_OUT2_BUF4_C_P
L36
GTY 132 REFCLK0
U196.27
ILKN_SI5328_OUT2_BUF4_C_N
L37
U196.26
ILKN_SI5328_OUT2_BUF5_C_P
J36
GTY 133 REFCLK0
U196.25
ILKN_SI5328_OUT2_BUF5_C_N
J37
J87.19
BULLSEYE1_GTY_REFCLK0_C_P
AC36
GTY 126 REFCLK0
J87.20
BULLSEYE1_GTY_REFCLK0_C_N
AC37
J87.1
BULLSEYE1_GTY_REFCLK1_C_P
AB34
GTY 126 REFCLK1
J87.2
BULLSEYE1_GTY_REFCLK1_C_N
AB35
J122.19
BULLSEYE2_GTY_REFCLK0_C_P
AG36
GTY 124 REFCLK0
J122.20
BULLSEYE2_GTY_REFCLK0_C_N
AG37
J122.1
BULLSEYE2_GTY_REFCLK1_C_P
AF34
GTY 124 REFCLK1
J122.2
BULLSEYE2_GTY_REFCLK1_C_N
AF35
J136.A14
PCIE_CABLE_CLK_C_P
J11
GTH 233 REFCLK0
J136.A15
PCIE_CABLE_CLK_C_N
J10
Table 1-12:
VCU110 Clock Sources to XCVU190 FPGA U1 Connections
(Cont’d)
Clock Source
Reference
Designator
and Pin
Schematic Net Name
I/O Standard
Connected
Pin
Connection or FPGA
(U1) Bank