![Xilinx VCU110 User Manual Download Page 33](http://html1.mh-extra.com/html/xilinx/vcu110/vcu110_user-manual_3395138033.webp)
VCU110 Evaluation Board
33
UG1073 (v1.2) March 26, 2016
Chapter 1:
VCU110 Evaluation Board Features
GTH
Quad
228
MGTHTXP0_228
W7
HMC_L1TX_12_P
AK24
L1RXP_3
HMC
U160
MGTHTXN0_228
W6
HMC_L1TX_12_N
AK23
L1RXN_3
MGTHRXP0_228
W2
HMC_L1RX_12_C_P
AH18
L1TXP_3
MGTHRXN0_228
W1
HMC_L1RX_12_C_N
AH17
L1TXN_3
MGTHTXP1_228
V9
HMC_L1TX_10_P
AK16
L1RXP_2
MGTHTXN1_228
V8
HMC_L1TX_10_N
AK15
L1RXN_2
MGTHRXP1_228
V4
HMC_L1RX_10_C_P
AG17
L1TXP_2
MGTHRXN1_228
V3
HMC_L1RX_10_C_N
AG16
L1TXN_2
MGTHTXP2_228
U7
HMC_L1TX_9_P
AE19
L1RXP_1
MGTHTXN2_228
U6
HMC_L1TX_9_N
AE18
L1RXN_1
MGTHRXP2_228
U2
HMC_L1RX_9_C_P
AE23
L1TXP_1
MGTHRXN2_228
U1
HMC_L1RX_9_C_N
AE22
L1TXN_1
MGTHTXP3_228
T9
HMC_L1TX_8_P
AD18
L1RXP_0
MGTHTXN3_228
T8
HMC_L1TX_8_N
AD17
L1RXN_0
MGTHRXP3_228
T4
HMC_L1RX_8_C_P
AF24
L1TXP_0
MGTHRXN3_228
T3
HMC_L1RX_8_C_N
AF23
L1TXN_0
MGTREFCLK0P_228
W11
NA
NA
NA
NA
MGTREFCLK0N_228
W10
NA
NA
NA
MGTREFCLK1P_228
V13
NA
NA
NA
MGTREFCLK1N_228
V12
NA
NA
NA
Notes:
1. MGT connections I/O standard not applicable.
Table 1-9:
HMC Memory U160 L1 I/F to FPGA U1 GTH Quads 225-228
(Cont’d)
MGT
Bank
FPGA (U1) Pin Name
FPGA
(U1)
Pin
Schematic Net Name
(1)
Connected
Pin Number
Connected
Pin Name
Connected
Device