![Xilinx VCU110 User Manual Download Page 27](http://html1.mh-extra.com/html/xilinx/vcu110/vcu110_user-manual_3395138027.webp)
VCU110 Evaluation Board
27
UG1073 (v1.2) March 26, 2016
Chapter 1:
VCU110 Evaluation Board Features
GTH
Quad
230
MGTHTXP0_230
L7
HMC_L0TX_10_P
E20
L0RXP_4
HMC
U160
MGTHTXN0_230
L6
HMC_L0TX_10_N
E19
L0RXN_4
MGTHRXP0_230
L2
HMC_L0RX_10_C_P
D25
L0TXP_4
MGTHRXN0_230
L1
HMC_L0RX_10_C_N
D24
L0TXN_4
MGTHTXP1_230
K9
HMC_L0TX_14_P
D21
L0RXP_5
MGTHTXN1_230
K8
HMC_L0TX_14_N
D20
L0RXN_5
MGTHRXP1_230
K4
HMC_L0RX_14_C_P
B27
L0TXP_5
MGTHRXN1_230
K3
HMC_L0RX_14_C_N
B26
L0TXN_5
MGTHTXP2_230
J7
HMC_L0TX_0_P
C22
L0RXP_6
MGTHTXN2_230
J6
HMC_L0TX_0_N
C21
L0RXN_6
MGTHRXP2_230
J2
HMC_L0RX_0_C_P
A20
L0TXP_6
MGTHRXN2_230
J1
HMC_L0RX_0_C_N
A19
L0TXN_6
MGTHTXP3_230
H9
HMC_L0TX_1_P
B23
L0RXP_7
MGTHTXN3_230
H8
HMC_L0TX_1_N
B22
L0RXN_7
MGTHRXP3_230
H4
HMC_L0RX_1_C_P
B19
L0TXP_7
MGTHRXN3_230
H3
HMC_L0RX_1_C_N
B18
L0TXN_7
MGTREFCLK0P_230
R11 HMC_SI5328_OUT2_BUF1_C_P
35
CKOUT2_P
SI5328
U57
MGTREFCLK0N_230
R10 HMC_SI5328_OUT2_BUF1_C_N
34
CKOUT2_N
MGTREFCLK1P_230
P13
NA
NA
NA
NA
MGTREFCLK1N_230
P12
NA
NA
NA
Table 1-8:
HMC Memory U160 L0 I/F to FPGA U1 GTH Quads 229-232
(Cont’d)
MGT
Bank
FPGA (U1) Pin Name
FPGA
(U1)
Pin
Schematic Net Name
(1)
Connected
Pin Number
Connected Pin
Name
Connected
Device