![Xilinx VCU110 User Manual Download Page 26](http://html1.mh-extra.com/html/xilinx/vcu110/vcu110_user-manual_3395138026.webp)
VCU110 Evaluation Board
26
UG1073 (v1.2) March 26, 2016
Chapter 1:
VCU110 Evaluation Board Features
The connections between the HMC component U160 Bank L0 and XCVU190 GTH Quads
229-232 are listed in
. The nets with _C_P or _C_N in their net names are series
capacitor coupled.
Table 1-8:
HMC Memory U160 L0 I/F to FPGA U1 GTH Quads 229-232
MGT
Bank
FPGA (U1) Pin Name
FPGA
(U1)
Pin
Schematic Net Name
Connected
Pin Number
Connected Pin
Name
Connected
Device
GTH
Quad
229
MGTHTXP0_229
R7
HMC_L0TX_12_P
G18
L0RXP_0
HMC
U160
MGTHTXN0_229
R6
HMC_L0TX_12_N
G17
L0RXN_0
MGTHRXP0_229
R2
HMC_L0RX_12_C_P
E24
L0TXP_0
MGTHRXN0_229
R1
HMC_L0RX_12_C_N
E23
L0TXN_0
MGTHTXP1_229
P9
HMC_L0TX_9_P
F19
L0RXP_1
MGTHTXN1_229
P8
HMC_L0TX_9_N
F18
L0RXN_1
MGTHRXP1_229
P4
HMC_L0RX_9_C_P
F23
L0TXP_1
MGTHRXN1_229
P3
HMC_L0RX_9_C_N
F22
L0TXN_1
MGTHTXP2_229
N7
HMC_L0TX_13_P
A16
L0RXP_2
MGTHTXN2_229
N6
HMC_L0TX_13_N
A15
L0RXN_2
MGTHRXP2_229
N2
HMC_L0RX_13_C_P
D17
L0TXP_2
MGTHRXN2_229
N1
HMC_L0RX_13_C_N
D16
L0TXN_2
MGTHTXP3_229
M9
HMC_L0TX_8_P
A24
L0RXP_3
MGTHTXN3_229
M8
HMC_L0TX_8_N
A23
L0RXN_3
MGTHRXP3_229
M4
HMC_L0RX_8_C_P
C18
L0TXP_3
MGTHRXN3_229
M3
HMC_L0RX_8_C_N
C17
L0TXN_3
MGTREFCLK0P_229
U11
NA
NA
NA
NA
MGTREFCLK0N_229
U10
NA
NA
NA
MGTREFCLK1P_229
T13
NA
NA
NA
MGTREFCLK1N_229
T12
NA
NA
NA