![Xilinx VCU110 User Manual Download Page 135](http://html1.mh-extra.com/html/xilinx/vcu110/vcu110_user-manual_3395138135.webp)
VCU110 Evaluation Board
135
UG1073 (v1.2) March 26, 2016
Appendix D:
Master Constraints File Listing
set_property PACKAGE_PIN BA20 [get_ports "USER_SI570_CLOCK_N"]
set_property IOSTANDARD LVDS [get_ports "USER_SI570_CLOCK_N"]
# External Input User SMA Differential Clock
set_property PACKAGE_PIN AY27 [get_ports "USER_SMA_CLOCK_P"]
set_property IOSTANDARD DIFF_HSTL_I [get_ports "USER_SMA_CLOCK_P"]
set_property PACKAGE_PIN AY28 [get_ports "USER_SMA_CLOCK_N"]
set_property IOSTANDARD DIFF_HSTL_I [get_ports "USER_SMA_CLOCK_N"]
# EMCCLK 90 MHz Single-Ended LVCMOS
set_property PACKAGE_PIN BE20 [get_ports "FPGA_EMCCLK"]
set_property IOSTANDARD LVCMOS18 [get_ports "FPGA_EMCCLK"]
# SI5328
# HMC SI5328B Clock U57, SI53340 Clock Buffer U165
set_property PACKAGE_PIN R11 [get_ports "HMC_SI5328_OUT2_BUF1_C_P"]
set_property PACKAGE_PIN R10 [get_ports "HMC_SI5328_OUT2_BUF1_C_N"]
set_property PACKAGE_PIN AC11 [get_ports "HMC_SI5328_OUT2_BUF2_C_P"]
set_property PACKAGE_PIN AC10 [get_ports "HMC_SI5328_OUT2_BUF2_C_N"]
# CFP4 SI5328B Clock U179, SI53340 Clock Buffer U180
set_property PACKAGE_PIN BD17 [get_ports "CFP4_REC_CLOCK_C_P"]
set_property IOSTANDARD LVDS [get_ports "CFP4_REC_CLOCK_C_P"]
set_property PACKAGE_PIN BD16 [get_ports "CFP4_REC_CLOCK_C_N"]
set_property IOSTANDARD LVDS [get_ports "CFP4_REC_CLOCK_C_N"]
set_property PACKAGE_PIN V34 [get_ports "CFP4_REC_CLOCK2_C_P"]
set_property PACKAGE_PIN V35 [get_ports "CFP4_REC_CLOCK2_C_N"]
set_property PACKAGE_PIN AJ37 [get_ports "CFP4_SI5328_OUT1_BUF1_C_N"]
set_property PACKAGE_PIN AJ36 [get_ports "CFP4_SI5328_OUT1_BUF1_C_P"]
set_property PACKAGE_PIN AE37 [get_ports "CFP4_SI5328_OUT1_BUF2_C_N"]
set_property PACKAGE_PIN AE36 [get_ports "CFP4_SI5328_OUT1_BUF2_C_P"]
set_property PACKAGE_PIN AA37 [get_ports "CFP4_SI5328_OUT1_BUF3_C_N"]
set_property PACKAGE_PIN AA36 [get_ports "CFP4_SI5328_OUT1_BUF3_C_P"]
set_property PACKAGE_PIN W37 [get_ports "CFP4_SI5328_OUT1_BUF4_C_N"]
set_property PACKAGE_PIN W36 [get_ports "CFP4_SI5328_OUT1_BUF4_C_P"]
# EXAMAX and INTERLAKEN SI5328B Clock U181
# EXAMAX SI53340 Clock Buffer U184
set_property PACKAGE_PIN AN37 [get_ports "EXAMAX_SI5328_OUT1_BUF1_C_N"]
set_property PACKAGE_PIN AN36 [get_ports "EXAMAX_SI5328_OUT1_BUF1_C_P"]
set_property PACKAGE_PIN AL37 [get_ports "EXAMAX_SI5328_OUT1_BUF2_C_N"]
set_property PACKAGE_PIN AL36 [get_ports "EXAMAX_SI5328_OUT1_BUF2_C_P"]
# INTERLAKEN SI53301 Clock Buffer U196
set_property PACKAGE_PIN U37 [get_ports "ILKN_SI5328_OUT2_BUF1_C_N"]
set_property PACKAGE_PIN U36 [get_ports "ILKN_SI5328_OUT2_BUF1_C_P"]
set_property PACKAGE_PIN R37 [get_ports "ILKN_SI5328_OUT2_BUF2_C_N"]
set_property PACKAGE_PIN R36 [get_ports "ILKN_SI5328_OUT2_BUF2_C_P"]
set_property PACKAGE_PIN N37 [get_ports "ILKN_SI5328_OUT2_BUF3_C_N"]
set_property PACKAGE_PIN N36 [get_ports "ILKN_SI5328_OUT2_BUF3_C_P"]
set_property PACKAGE_PIN L37 [get_ports "ILKN_SI5328_OUT2_BUF4_C_N"]
set_property PACKAGE_PIN L36 [get_ports "ILKN_SI5328_OUT2_BUF4_C_P"]
set_property PACKAGE_PIN J37 [get_ports "ILKN_SI5328_OUT2_BUF5_C_N"]
set_property PACKAGE_PIN J36 [get_ports "ILKN_SI5328_OUT2_BUF5_C_P"]