W632GU6NB
Publication Release Date: Aug. 20, 2018
Revision: A01
- 160 -
If the SDRAM is powered up and initialized for the 1.5V operating voltage range, voltage can be
reduced to the 1.35V operating range provided that:
Just prior to reducing the 1.5V operating voltages, no further commands are issued, other than
NOPs or COMMAND INHIBITs, and all banks are in the precharge state.
The 1.35V operating voltages are stable prior to issuing new commands, other than NOPs or
COMMAND INHIBITs.
The DLL is reset and relocked after the 1.35V operating voltages are stable and prior to any READ
command.
The ZQ calibration is performed. t
ZQ
init must be satisfied after the 1.35V operating voltages are
stable and prior to any READ command.
After the DDR3L DRAM is powered up and initialized, the power supply can be altered between the
DDR3L and DDR3 levels, provided the sequence in Figure 111 is maintained.
TIME BREAK
DON'T CARE
Ta
Tb
Tc
Td
Te
Tf
Tg
Th
Ti
Tj
Tk
CK, CK#
VDD, VDDQ (DDR3)
RESET#
Command
BA
ODT
RTT
t
CKSRX
Tmin = 200 µs
T = 500 µs
t
DLLK
VALID
VALID
VALID
VALID
Static LOW in case Rtt_Nom is enabled at time Tg, Otherwise static HIGH or LOW
*1
ZQCL
MRS
*1
MRS
MRS
MRS
MR2
MR3
MR1
MR0
t
IS
t
IS
t
IS
t
IS
t
XPR
t
MRD
t
MRD
t
MRD
t
MOD
t
ZQ
init
CKE
VDD, VDDQ (DDR3L)
Tmin = 10 ns
Tmin = 10 ns
Tmin = 10 ns
Note:
1.
From time point “Td” until “Tk” NOP or DES commands must be applied between MRS and ZQCL commands.
Figure 111
–V
DD
/V
DDQ
Voltage Switch between DDR3L and DDR3