W632GU6NB
Publication Release Date: Aug. 20, 2018
Revision: A01
- 123 -
RESET#
CK/CK#
CKE
CS#
RAS#, CAS#, WE#
A, BA
ODT
ZQ
V
SS
V
SSQ
DQS, DQS#, DQ, DM
DDR3
SDRAM
V
DD
V
DDQ
I
DD
I
DDQ
(optional)
V
DDQ
/ 2
R
TT
= 25
Ω
NOTE:
DIMM level Output test load condition may be different from above.
Figure 105
– Measurement Setup and Test Load for I
DD
and I
DDQ
(optional) Measurements
Application specific
memory channel
environment
Channel IO
Power
simulation
Correlation
Correlation
Channel IO Power
Number
I
DDQ
Test Load
I
DDQ
Simulation
I
DDQ
Measurement
Figure 106
– Correlation from simulated Channel IO Power to actual Channel IO Power
supported by I
DDQ
Measurement