OMAP-L137
SPRS563G – SEPTEMBER 2008 – REVISED JUNE 2014
www.ti.com
Table 6-112. DSP Debug Features
Category
Hardware Feature
Availability
Software breakpoint
Unlimited
Up to 10 HWBPs, including:
4 precise
(1)
HWBPs inside DSP core and one of them is
Basic Debug
associated with a counter.
Hardware breakpoint
2 imprecise
(1)
HWBPs from AET.
4 imprecise
(1)
HWBPs from AET which are shared for
watch point.
Up to 4 watch points, which are shared with HWBPs,
Watch point
and can also be used as 2 watch points with data (32
bits)
Watch point with Data
Up to 2, Which can also be used as 4 watch points.
Analysis
Counters/timers
1x64-bits (cycle only) + 2x32-bits (watermark counters)
External Event Trigger In
1
External Event Trigger Out
1
(1)
Precise hardware breakpoints will halt the processor immediately prior to the execution of the selected instruction. Imprecise breakpoints
will halt the processor some number of cycles after the selected instruction depending on device conditions.
ARM:
•
Basic Debug
–
Execution Control
–
System Visibility
•
Advanced Debug
–
Global Start
–
Global Stop
•
Advanced System Control
–
Subsystem reset via debug
–
Peripheral notification of debug events
–
Cache-coherent debug accesses
•
Program Trace
–
Program flow corruption
–
Code coverage
–
Path coverage
–
Thread/interrupt synchronization problems
•
Data Trace
–
Memory corruption
•
Timing Trace
–
Profiling
•
Analysis Actions
–
Stop program execution
–
Control trace streams
–
Generate debug interrupt
–
Benchmarking with counters
–
External trigger generation
–
Debug state machine state transition
–
Combinational and Sequential event generation
204
Peripheral Information and Electrical Specifications
Copyright © 2008–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links:
OMAP-L137
Summary of Contents for OMAP-L137 EVM
Page 221: ......