OMAP-L137
www.ti.com
SPRS563G – SEPTEMBER 2008 – REVISED JUNE 2014
6.16.2.3 Multichannel Audio Serial Port 2 (McASP2) Timing
Table 6-53
and
Table 6-54
assume testing over recommended operating conditions (see
Figure 6-34
and
Figure 6-35
).
Table 6-53. McASP2 Timing Requirements
(1) (2)
NO.
MIN
MAX
UNIT
Cycle time, AHCLKR2 external, AHCLKR2 input
15
1
t
c(AHCLKRX)
ns
Cycle time, AHCLKX2 external, AHCLKX2 input
15
Pulse duration, AHCLKR2 external, AHCLKR2 input
7.5
2
t
w(AHCLKRX)
ns
Pulse duration, AHCLKX2 external, AHCLKX2 input
7.5
Cycle time, ACLKR2 external, ACLKR2 input
greater of 2P or 15
3
t
c(ACLKRX)
ns
Cycle time, ACLKX2 external, ACLKX2 input
greater of 2P or 15
Pulse duration, ACLKR2 external, ACLKR2 input
7.5
4
t
w(ACLKRX)
ns
Pulse duration, ACLKX2 external, ACLKX2 input
7.5
Setup time, AFSR2 input to ACLKR2 internal
(3)
10
Setup time, AFSX2 input to ACLKX2 internal
10
Setup time, AFSR2 input to ACLKR2 external input
(3)
1.6
5
t
su(AFSRX-ACLKRX)
ns
Setup time, AFSX2 input to ACLKX2 external input
1.6
Setup time, AFSR2 input to ACLKR2 external output
(3)
1.6
Setup time, AFSX2 input to ACLKX2 external output
1.6
Hold time, AFSR2 input after ACLKR2 internal
(3)
-1.7
Hold time, AFSX2 input after ACLKX2 internal
-1.7
Hold time, AFSR2 input after ACLKR2 external input
(3)
1.3
6
t
h(ACLKRX-AFSRX)
ns
Hold time, AFSX2 input after ACLKX2 external input
1.3
Hold time, AFSR2 input after ACLKR2 external output
(3)
1.3
Hold time, AFSX2 input after ACLKX2 external output
1.3
Setup time, AXR2[n] input to ACLKR2 internal
(3)
10
Setup time, AXR2[n] input to ACLKX2 internal
(4)
10
Setup time, AXR2[n] input to ACLKR2 external input
(3)
1.6
7
t
su(AXR-ACLKRX)
ns
Setup time, AXR2[n] input to ACLKX2 external input
(4)
1.6
Setup time, AXR2[n] input to ACLKR2 external output
(3)
1.6
Setup time, AXR2[n] input to ACLKX2 external output
(4)
1.6
Hold time, AXR2[n] input after ACLKR2 internal
(3)
-1.7
Hold time, AXR2[n] input after ACLKX2 internal
(4)
-1.7
Hold time, AXR2[n] input after ACLKR2 external input
(3)
1.3
8
t
h(ACLKRX-AXR)
ns
Hold time, AXR2[n] input after ACLKX2 external input
(4)
1.3
Hold time, AXR2[n] input after ACLKR2 external output
(3)
1.3
Hold time, AXR2[n] input after ACLKX2 external output
(4)
1.3
(1)
ACLKX2 internal – McASP2 ACLKXCTL.CLKXM = 1, PDIR.ACLKX = 1
ACLKX2 external input – McASP2 ACLKXCTL.CLKXM = 0, PDIR.ACLKX = 0
ACLKX2 external output – McASP2 ACLKXCTL.CLKXM = 0, PDIR.ACLKX = 1
ACLKR2 internal – McASP2 ACLKRCTL.CLKRM = 1, PDIR.ACLKR =1
ACLKR2 external input – McASP2 ACLKRCTL.CLKRM = 0, PDIR.ACLKR = 0
ACLKR2 external output – McASP2 ACLKRCTL.CLKRM = 0, PDIR.ACLKR = 1
(2)
P = SYSCLK2 period
(3)
McASP2 ACLKXCTL.ASYNC=1: Receiver is clocked by its own ACLKR2
(4)
McASP2 ACLKXCTL.ASYNC=0: Receiver is clocked by transmitter's ACLKX2
Copyright © 2008–2014, Texas Instruments Incorporated
Peripheral Information and Electrical Specifications
125
Submit Documentation Feedback
Product Folder Links:
OMAP-L137
Summary of Contents for OMAP-L137 EVM
Page 221: ......