OMAP-L137
SPRS563G – SEPTEMBER 2008 – REVISED JUNE 2014
www.ti.com
Table 6-47. McASP Registers Accessed Through DMA Port
Hex
Register
McASP0
McASP1
McASP2
REGISTER DESCRIPTION
Address
Name
BYTE
BYTE
BYTE
ADDRESS
ADDRESS
ADDRESS
Read
RBUF
01D0 2000
01D0 6000
01D0 A000
Receive buffer DMA port address. Cycles through receive serializers,
Accesses
skipping over transmit serializers and inactive serializers. Starts at the
lowest serializer at the beginning of each time slot. Reads from DMA port
only if RBUSEL = 0 in RFMT.
Write
XBUF
01D0 2000
01D0 6000
01D0 A000
Transmit buffer DMA port address. Cycles through transmit serializers,
Accesses
skipping over receive and inactive serializers. Starts at the lowest
serializer at the beginning of each time slot. Writes to DMA port only if
XBUSEL = 0 in XFMT.
Table 6-48. McASP AFIFO Registers Accessed Through Peripheral Configuration Port
McASP0
McASP1
McASP2
ACRONYM
REGISTER DESCRIPTION
BYTE ADDRESS
BYTE ADDRESS
BYTE ADDRESS
0x01D0 1000
0x01D0 5000
0x01D0 9000
AFIFOREV
AFIFO revision identification register
0x01D0 1010
0x01D0 5010
0x01D0 9010
WFIFOCTL
Write FIFO control register
0x01D0 1014
0x01D0 5014
0x01D0 9014
WFIFOSTS
Write FIFO status register
0x01D0 1018
0x01D0 5018
0x01D0 9018
RFIFOCTL
Read FIFO control register
0x01D0 101C
0x01D0 501C
0x01D0 901C
RFIFOSTS
Read FIFO status register
120
Peripheral Information and Electrical Specifications
Copyright © 2008–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links:
OMAP-L137
Summary of Contents for OMAP-L137 EVM
Page 221: ......