OMAP-L137
www.ti.com
SPRS563G – SEPTEMBER 2008 – REVISED JUNE 2014
6.16.2.2 Multichannel Audio Serial Port 1 (McASP1) Timing
Table 6-51
and
Table 6-52
assume testing over recommended operating conditions (see
Figure 6-34
and
Figure 6-35
).
Table 6-51. McASP1 Timing Requirements
(1) (2)
No.
PARAMATER
MIN
MAX
UNIT
Cycle time, AHCLKR1 external, AHCLKR1 input
25
1
t
c(AHCLKRX)
ns
Cycle time, AHCLKX1 external, AHCLKX1 input
25
Pulse duration, AHCLKR1 external, AHCLKR1 input
12.5
2
t
w(AHCLKRX)
ns
Pulse duration, AHCLKX1 external, AHCLKX1 input
12.5
Cycle time, ACLKR1 external, ACLKR1 input
greater of 2P or 25
3
t
c(ACLKRX)
ns
Cycle time, ACLKX1 external, ACLKX1 input
greater of 2P or 25
Pulse duration, ACLKR1 external, ACLKR1 input
12.5
4
t
w(ACLKRX)
ns
Pulse duration, ACLKX1 external, ACLKX1 input
12.5
Setup time, AFSR1 input to ACLKR1 internal
(3)
10.4
Setup time, AFSX1 input to ACLKX1 internal
10.4
Setup time, AFSR1 input to ACLKR1 external input
(3)
2.6
5
t
su(AFSRX-ACLKRX)
ns
Setup time, AFSX1 input to ACLKX1 external input
2.6
Setup time, AFSR1 input to ACLKR1 external output
(3)
2.6
Setup time, AFSX1 input to ACLKX1 external output
2.6
Hold time, AFSR1 input after ACLKR1 internal
(3)
-1.9
Hold time, AFSX1 input after ACLKX1 internal
-1.9
Hold time, AFSR1 input after ACLKR1 external input
(3)
0.7
6
t
h(ACLKRX-AFSRX)
ns
Hold time, AFSX1 input after ACLKX1 external input
0.7
Hold time, AFSR1 input after ACLKR1 external output
(3)
0.7
Hold time, AFSX1 input after ACLKX1 external output
0.7
Setup time, AXR1[n] input to ACLKR1 internal
(3)
10.4
Setup time, AXR1[n] input to ACLKX1 internal
(4)
10.4
Setup time, AXR1[n] input to ACLKR1 external input
(3)
2.6
7
t
su(AXR-ACLKRX)
ns
Setup time, AXR1[n] input to ACLKX1 external input
(4)
2.6
Setup time, AXR1[n] input to ACLKR1 external output
(3)
2.6
Setup time, AXR1[n] input to ACLKX1 external output
(4)
2.6
Hold time, AXR1[n] input after ACLKR1 internal
(3)
-1.8
Hold time, AXR1[n] input after ACLKX1 internal
(4)
-1.8
Hold time, AXR1[n] input after ACLKR1 external input
(3)
0.5
8
t
h(ACLKRX-AXR)
ns
Hold time, AXR1[n] input after ACLKX1 external input
(4)
0.5
Hold time, AXR1[n] input after ACLKR1 external output
(3)
0.5
Hold time, AXR1[n] input after ACLKX1 external output
(4)
0.5
(1)
ACLKX1 internal – McASP1 ACLKXCTL.CLKXM = 1, PDIR.ACLKX = 1
ACLKX1 external input – McASP1 ACLKXCTL.CLKXM = 0, PDIR.ACLKX = 0
ACLKX1 external output – McASP1 ACLKXCTL.CLKXM = 0, PDIR.ACLKX = 1
ACLKR1 internal – McASP1 ACLKRCTL.CLKRM = 1, PDIR.ACLKR =1
ACLKR1 external input – McASP1 ACLKRCTL.CLKRM = 0, PDIR.ACLKR = 0
ACLKR1 external output – McASP1 ACLKRCTL.CLKRM = 0, PDIR.ACLKR = 1
(2)
P = SYSCLK2 period
(3)
McASP1 ACLKXCTL.ASYNC=1: Receiver is clocked by its own ACLKR1
(4)
McASP1 ACLKXCTL.ASYNC=0: Receiver is clocked by transmitter's ACLKX1
Copyright © 2008–2014, Texas Instruments Incorporated
Peripheral Information and Electrical Specifications
123
Submit Documentation Feedback
Product Folder Links:
OMAP-L137
Summary of Contents for OMAP-L137 EVM
Page 221: ......