PLLDIV1 (/1)
SYSCLK1
PLLDIV2 (/2)
SYSCLK2
PLLDIV3 (/3)
SYSCLK3
PLLDIV4 (/4)
SYSCLK4
PLLDIV5 (/3)
SYSCLK5
PLLDIV6 (/1)
SYSCLK6
PLLDIV7 (/6)
SYSCLK7
DIV4.5
1
0
EMIFA
Internal
Clock
Source
CFGCHIP3[EMA_CLKSRC]
DIV4.5
EMIFB
Internal
Clock
Source
CFGCHIP3[EMB_CLKSRC]
1
0
Pre-Div
PLLM
PLLEN
AUXCLK
0
1
PLL
Post-Div
CLKMODE
1
0
Square
Wave
Crystal
OSCIN
OBSCLK Pin
14h
17h
18h
19h
1Ah
1Bh
1Ch
1Dh
SYSCLK1
SYSCLK2
SYSCLK3
SYSCLK4
SYSCLK5
SYSCLK6
SYSCLK7
OCSEL[OCSRC]
OSCDIV
OMAP-L137
SPRS563G – SEPTEMBER 2008 – REVISED JUNE 2014
www.ti.com
Figure 6-9. PLL Topology
64
Peripheral Information and Electrical Specifications
Copyright © 2008–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links:
OMAP-L137
Summary of Contents for OMAP-L137 EVM
Page 221: ......