OMAP-L137
www.ti.com
SPRS563G – SEPTEMBER 2008 – REVISED JUNE 2014
Table 6-8. OMAP-L137 DSP Interrupts (continued)
EVT#
INTERRUPT NAME
SOURCE
41
GPIO_B1INT
GPIO Bank 1 Interrupt
42
IIC1_INT
I2C1
43
SPI1_INT
SPI1
44
PRU_EVTOUT6
PRU Interrupt
45
ECAP0
ECAP0
46
UART_INT1
UART1
47
ECAP1
ECAP1
48
T64P1_TINT34
Timer64P1 Interrupt 34
49
GPIO_B2INT
GPIO Bank 2 Interrupt
50
PRU_EVTOUT7
PRU Interrupt
51
ECAP2
ECAP2
52
GPIO_B3INT
GPIO Bank 3 Interrupt
53
EQEP1
EQEP1
54
GPIO_B4INT
GPIO Bank 4 Interrupt
55
EMIFA_INT
EMIFA
56
EDMA3_CC0_ERRINT
EDMA3 Channel Controller 0
57
EDMA3_TC0_ERRINT
EDMA3 Transfer Controller 0
58
EDMA3_TC1_ERRINT
EDMA3 Transfer Controller 1
59
GPIO_B5INT
GPIO Bank 5 Interrupt
60
EMIFB_INT
EMIFB Memory Error Interrupt
61
MCASP_INT
McASP0,1,2 Combined RX/TX Interrupts
62
GPIO_B6INT
GPIO Bank 6 Interrupt
63
RTC_IRQS
RTC Combined
64
T64P0_TINT34
Timer64P0 Interrupt 34
65
GPIO_B0INT
GPIO Bank 0 Interrupt
66
PRU_EVTOUT4
PRU Interrupt
67
SYSCFG_CHIPINT3
SYSCFG_CHIPSIG Register
68
EQEP0
EQEP0
69
UART2_INT
UART2
70
PSC0_ALLINT
PSC0
71
PSC1_ALLINT
PSC1
72
GPIO_B7INT
GPIO Bank 7 Interrupt
73
LCDC_INT
LCD Controller
74
MPU_BOOTCFG_ERR
Shared MPU and SYSCFG Address/Protection Error Interrupt
75 - 77
-
Reserved
78
T64P0_CMPINT0
Timer64P0 - Compare 0
79
T64P0_CMPINT1
Timer64P0 - Compare 1
80
T64P0_CMPINT2
Timer64P0 - Compare 2
81
T64P0_CMPINT3
Timer64P0 - Compare 3
82
T64P0_CMPINT4
Timer64P0 - Compare 4
83
T64P0_CMPINT5
Timer64P0 - Compare 5
84
T64P0_CMPINT6
Timer64P0 - Compare 6
85
T64P0_CMPINT7
Timer64P0 - Compare 7
86
T64P1_CMPINT0
Timer64P1 - Compare 0
87
T64P1_CMPINT1
Timer64P1 - Compare 1
88
T64P1_CMPINT2
Timer64P1 - Compare 2
89
T64P1_CMPINT3
Timer64P1 - Compare 3
Copyright © 2008–2014, Texas Instruments Incorporated
Peripheral Information and Electrical Specifications
73
Submit Documentation Feedback
Product Folder Links:
OMAP-L137
Summary of Contents for OMAP-L137 EVM
Page 221: ......