TR5-Lite User Manual
69
June 20, 2018
ignore the functionality of the transceiver controller in the demonstration.
For CDMC61004 programming, users must trigger the CLK_RST_n to notify the chip to perform
PLL recalibration. For Si570 programming, please note the device I2C address is 0x00. Also, before
configure the output frequency, users must to Freeze the DCO (bit 4 of Register 137) first. After
configure the output frequency, users must Un-freeze the DCO and assert the NewFreq bit (bit 7 of
Register 135).
Design Tools
Quartus II 11.1 SP2
Nios II Eclipse 11.1 SP2
Demonstration Source Code
Quartus II Project directory: Nios_BASIC_DEMO
Nios II Eclipse: Nios_BASIC_DEMO\Software
Nios II IDE Project Compilation
Before you attempt to compile the reference design under Nios II Eclipse, make sure the project
is cleaned first by clicking on ‘Clean’ in the ‘Project’ menu of Nios II Eclipse.
Demonstration Batch File
Demo Batch File Folder:
Nios_BASIC_DEMO\demo_batch
The demo batch file includes following files:
Batch File for USB-Blaster (II): test.bat, test_bashrc (test_ub2.bat, test_bashrc_ub2)
FPGA Configure File: TR5_LITE_gondlen_top
.sof
Nios II Program: Nios_DEMO
.elf
Demonstration Setup
Make sure Quartus II and Nios II are installed on your PC.