Apoolo-S10
User Manual
67
www.terasic.com
March 31, 2020
DDR4B_A13
Address [13]
SSTL-12
PIN_AR17
DDR4B_A14
Address [14]/
WE_n
SSTL-12
PIN_AR16
DDR4B_A15
Address [15]/
CAS_n
SSTL-12
PIN_AT15
DDR4B_A16
Address [16]/
RAS_n
SSTL-12
PIN_AT16
DDR4B_A17
Address [17]/ NC
SSTL-12
PIN_AU15
DDR4B_BA0
Bank Select [0]
SSTL-12
PIN_AU14
DDR4B_BA1
Bank Select [1]
SSTL-12
PIN_AP18
DDR4B_BG0
Bank Group Select
[0]
SSTL-12
PIN_AR18
DDR4B_BG1
Bank Group Select
[1]
SSTL-12
PIN_BF11
DDR4B_CK
Clock p
DIFFERENTIAL 1.2-V
SSTL
PIN_BC12
DDR4B_CK_n
Clock n
DIFFERENTIAL 1.2-V
SSTL
PIN_BB12
DDR4B_CKE0
Clock Enable pin
SSTL-12
PIN_BC10
DDR4B_CKE1
Clock Enable pin
SSTL-12
PIN_BB10
DDR4B_ODT0
On Die
Termination
SSTL-12
PIN_BE12
DDR4B_ODT1
On Die
Termination
SSTL-12
PIN_BE11
DDR4B_CS_n0
Chip Select
SSTL-12
PIN_BE10
DDR4B_CS_n1
Chip Select
SSTL-12
PIN_BD11
DDR4B_PAR
Command and
Address Parity
Input
SSTL-12
PIN_BC11
DDR4B_ALERT_n
Register ALERT_n
output
1.2 V
PIN_BH18
DDR4B_ACT_n
Activation
Command Input
SSTL-12
PIN_BD10
DDR4B_RESET_n
Chip Reset
1.2 V
PIN_BF10
DDR4B_REFCLK_p
DDR4 B port
Reference Clock p
LVDS
PIN_AT17