Apoolo-S10
User Manual
34
www.terasic.com
March 31, 2020
FMC_LA_n[18]
PIN_L8*(2)
FMC LA bank data n18
FMC_VCCIO
*(1)
FMC_LA_n[19]
PIN_P9
FMC LA bank data n19
FMC_VCCIO
*(1)
FMC_LA_n[20]
PIN_G7
FMC LA bank data n20
FMC_VCCIO
*(1)
FMC_LA_n[21]
PIN_D4
FMC LA bank data n21
FMC_VCCIO
*(1)
FMC_LA_n[22]
PIN_U12
FMC LA bank data n22
FMC_VCCIO
*(1)
FMC_LA_n[23]
PIN_V12
FMC LA bank data n23
FMC_VCCIO
*(1)
FMC_LA_n[24]
PIN_R12
FMC LA bank data n24
FMC_VCCIO
*(1)
FMC_LA_n[25]
PIN_G2
FMC LA bank data n25
FMC_VCCIO
*(1)
FMC_LA_n[26]
PIN_T8
FMC LA bank data n26
FMC_VCCIO
*(1)
FMC_LA_n[27]
PIN_T13
FMC LA bank data n27
FMC_VCCIO
*(1)
FMC_LA_n[28]
PIN_K6
FMC LA bank data n28
FMC_VCCIO
*(1)
FMC_LA_n[29]
PIN_H1
FMC LA bank data n29
FMC_VCCIO
*(1)
FMC_LA_n[30]
PIN_L7
FMC LA bank data n30
FMC_VCCIO
*(1)
FMC_LA_n[31]
PIN_R10
FMC LA bank data n31
FMC_VCCIO
*(1)
FMC_LA_n[32]
PIN_N6
FMC LA bank data n32
FMC_VCCIO
*(1)
FMC_LA_n[33]
PIN_P11
FMC LA bank data n33
FMC_VCCIO
*(1)
FMC_GBTCLK_M2C_p[0]
PIN_P31
LVDS input from the
installed FMC card to
dedicated reference clock
inputs
LVDS
FMC_GBTCLK_M2C_p[1]
PIN_K31
LVDS input from the
installed FMC card to
dedicated reference clock
inputs
LVDS
FMC_REFCLK_p
PIN_T31
FPGA transceiver Reference
Clock (From on board PLL)
LVDS
FMC_DP_C2M_p[0]
PIN_M39
Transmit pair p0 of the FPGA
transceiver
HSSI
DIFFERENTIAL
I/O
FMC_DP_C2M_p[1]
PIN_L37
Transmit pair p1 of the FPGA
HSSI