Apoolo-S10
User Manual
7
www.terasic.com
March 31, 2020
FPGA Configuration
On-Board USB Blaster II for FPGA programming and Debug
AS Mode configuration from QSPI Flash
FPGA Fabric
1024Mbit QSPI Flash (EPCQL1024 Compliant)
2 on-board independent DDR4 banks
Each 16GB x72bit DDR4-2133MT/s
One bank is shared with FPGA and HPS
FMC (Vita57.1) connector with 10 transceivers
FMC VADJ 1.8V/1.5V/1.2V Selection
FMC+(Vita57.4) connector with 24 transceivers
FMC+ VADJ 1.8V/1.5V/1.2V Selection
Two 50Mhz Single-ended Clock Source
Clock Generator Si5341
LED x2, Button x2, Dip Switch x2, CPU Reset
HPS(Hard Processor System) Fabric
Quad-core 64 bit ARM Cortex-A53 MPCore* processor
MicroSD Socket
Gigabit Ethernet with RJ45
USB OTG with Micro USB Connector
UART to USB with Mini USB Connector
LED x1, Button x1, Cold Reset Button
1x6 GPIO Header
RTC
Dashboard System
Input Power Monitor
FPGA and Board Temperature Monitorl
Fan Control and Monitor
Auto Fan Speed
Auto Shutdown