Apoolo-S10
User Manual
36
www.terasic.com
March 31, 2020
transceiver
DIFFERENTIAL
I/O
FMC_DP_M2C_p[3]
PIN_N33
Receiver pair p3 of the FPGA
transceiver
HSSI
DIFFERENTIAL
I/O
FMC_DP_M2C_p[4]
PIN_K35
Receiver pair p4 of the FPGA
transceiver
HSSI
DIFFERENTIAL
I/O
FMC_DP_M2C_p[5]
PIN_L33
Receiver pair p5 of the FPGA
transceiver
HSSI
DIFFERENTIAL
I/O
FMC_DP_M2C_p[6]
PIN_H35
Receiver pair p6 of the FPGA
transceiver
HSSI
DIFFERENTIAL
I/O
FMC_DP_M2C_p[7]
PIN_J33
Receiver pair p7 of the FPGA
transceiver
HSSI
DIFFERENTIAL
I/O
FMC_DP_M2C_p[8]
PIN_F35
Receiver pair p8 of the FPGA
transceiver
HSSI
DIFFERENTIAL
I/O
FMC_DP_M2C_p[9]
PIN_G33
Receiver pair p9 of the FPGA
transceiver
HSSI
DIFFERENTIAL
I/O
FMC_GA[0]
PIN_E11
FMC geographical address 0
3.3 V
*(2)
FMC_GA[1]
PIN_AL18
FMC geographical address 1
3.3 V
*(2)
FMC_SCL
PIN_J9
Management serial clock
line
3.3 V
*(2)
FMC_SDA
PIN_F4
Management serial data line
3.3 V
*(2)
*(1): The FMC_VCCIO value depends on the setting of JP2, which can
adjust the FMC_VCCIO to
1.2V, 1.5V or 1.8V
. Please refer to section 2.2 :
“
FMC_VCCIO and FMCP_VCCIO Select Header
” for details.