![Samsung S3C2501X User Manual Download Page 447](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828447.webp)
INTERRUPT CONTROLLER
S3C2501X
13-12
13.4.5 INTERRUPT BY PRIORITY REGISTER
The interrupt by priority registers, IPRIORHI and IPRIORLO, contain interrupt pending bits, which are re-ordered
by the INTPRIORn register settings. IPRIORLO[13] is mapped to the interrupt source of whichever bit index is
written into the priority 13 field of the INTPRIORn registers.
This register is useful for testing. To validate the interrupt pending by priority value, you can obtain the highest
priority pending interrupt from the interrupt offset register, INTOFFSET.
Table 13-8. IPRIORHI, IPRIORLO Register
Register
Address
R/W
Description
Reset Value
IPRIORHI
0xF0140010
R
High bits, 38-32 bit, Interrupt by priority register
0x00000000
IPRIORLO
0xF0140014
R
Low bits, 31-0 bit, Interrupt by priority register
0x00000000
13.4.6 INTERRUPT TEST REGISTER
The interrupt test registers, INTTSTHI and INTTSTLO, are used to monitor a interrupt pending status. The
interrupt pending test registers, INTTSTHI and INTTSTLO, are also useful for testing.
Table 13-9. INTTSTHI, INTTSTLO Register
Register
Address
R/W
Description
Reset Value
INTTSTHI
0xF0140048
R
High bits, 38-7 bit, Interrupt test register
0x00000000
INTTSTLO
0xF014004C
R
Low bits, 6-0 bit, Interrupt test register
0x00000000
Summary of Contents for S3C2501X
Page 18: ......
Page 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Page 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Page 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Page 435: ...I O PORTS S3C2501X 12 12 NOTES ...