![Samsung S3C2501X User Manual Download Page 321](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828321.webp)
ETHERNET CONTROLLER
S3C2501X
7-32
7.4.2.9 MAC Station Management Data Control and Address Register
The MAC controller provides support for reading and writing station management data to the PHY. Setting
options in station management registers does not affect the controller. Some PHYs may not support the option to
suppress preambles after the first operation.
Table 7-23. STACON Register
Registers
Address
R/W
Description
Reset Value
STACONA
0xF00B001C
R/W
Station management control and address
0x00006000
STACONB
0xF00D001C
R/W
Station management control and address
0x00006000
Bit Number
Bit Name
Description
[4:0]
PHY register address
(MPHYRegAddr)
A 5-bit address, contained in the PHY, of the register to be
read or written.
[9:5]
PHY address (MPHYaddr)
The 5-bit address of the PHY device to be read or written.
[10]
Write (MPHYwrite)
To initiate a write operation, set this bit to '1'. For a read
operation, clear it to '0'.
[11]
Busy bit (MPHYbusy)
To start a read or write operation, set this bit to '1'. The MAC
controller clears the Busy bit automatically when the operation
is completed.
[12]
Reserved
Not applicable
[15:13]
MDC clock rate (MMDCrate)
Controls the MDC period. The default value is '011'.
MDC period = MMDCrate
×
4 + 32
Example) MMDCrate = 011,
MDC period = 44 x (1/system clock)
[31:16]
Reserved
Not applicable.
Summary of Contents for S3C2501X
Page 18: ......
Page 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Page 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Page 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Page 435: ...I O PORTS S3C2501X 12 12 NOTES ...