MEMORY CONTROLLER
S3C2501X
5-10
Table 5-9 and 5-10.
Using little-endian and word access, Program/Data path between register and external memory.
WA=Address whose LSB is 0, 4, 8, C, EA=External Address
HA=Address whose LSB is 0, 2, 4, 6, 8, A, C, E
BA=Address whose LSB is 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, A, B, C, D, E, F
X=Don't care
Table 5-9. External 32-bit Datawidth Store Operation with Little-Endian
Transfer Width
STORE (CPU Reg
→
→
External Memory)
32-bit
16-bit
8-bit
Bit Num.
CPU Register Data
31 0
abcd
31 0
xxcd
31 0
xxab
31 0
xxxd
31 0
xxxc
31 0
xxxb
31 0
xxxa
CPU Address
WA
HA
HA+1
BA
BA+1
BA+2
BA+3
Bit Num.
CPU Data Bus
31 0
abcd
31 0
cdcd
31 0
abab
31 0
dddd
31 0
cccc
31 0
bbbb
31 0
aaaa
External Address (ADDR)
EA
Bit Num.
External DATA
31 0
abcd
31 0
xxcd
31 0
abxx
31 0
xxxd
31 0
xxcx
31 0
xbxx
31 0
axxx
Timing Sequence
Table 5-10. External 32-bit Datawidth Load Operation with Little-Endian
Transfer Width
LOAD (CPU Reg
←
←
External Memory)
32-bit
16-bit
8-bit
Bit Num.
CPU Register Data
31 0
abcd
31 0
xxcd
31 0
xxab
31 0
xxxd
31 0
xxxc
31 0
xxxb
31 0
xxxa
CPU Address
WA
HA
HA+1
BA
BA+1
BA+2
BA+3
Bit Num.
CPU Data Bus
31 0
abcd
31 0
cdcd
31 0
abab
31 0
dddd
31 0
cccc
31 0
bbbb
31 0
aaaa
External Address (ADDR)
EA
Bit Num.
External DATA
31 0
abcd
31 0
abcd
31 0
abcd
Timing Sequence
Summary of Contents for S3C2501X
Page 18: ......
Page 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Page 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Page 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Page 435: ...I O PORTS S3C2501X 12 12 NOTES ...