![Samsung S3C2501X User Manual Download Page 314](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828314.webp)
S3C2501X
ETHERNET CONTROLLER
7-25
7.4.2.2 MAC Control Register
The MAC control register provides global control and status information for the MAC. The MLINK10 bit is a status
bit. All other bits are MAC control bits.
MAC control register settings affect both transmission and reception.
After a reset is complete, the MAC controller clears the reset bit. Not all PHYs support full-duplex operation.
(Setting the MAC loopback bit overrides the full-duplex bit.) Also, some 10M-b/s PHYs may interpret the loop 10
bit to control different functions, and manipulate the link10 bit to indicate a different status condition.
Table 7-16. MACCON Register
Registers
Address
R/W
Description
Reset Value
MACCONA
0xF00B0000
R/W
MAC control
0x00000000
MACCONB
0xF00D0000
R/W
MAC control
0x00000000
Bit Number
Bit Name
Description
[0]
Halt request (MHaltReq)
Set this bit to stop data frame transmission and reception as
soon as Tx/Rx of any current frames has been completed.
[1]
Halt immediate (MHaltImm)
Set this bit to immediately stop all transmission and reception.
[2]
Software reset (MReset)
Set this bit to reset all MAC control and status register and
MAC state machines. This bit is automatically cleared.
[3]
Full-duplex
Set this bit to start transmission while reception is in progress.
[4]
MAC loopback (MLoopBack)
Set this bit to cause transmission signals to be presented as
input to the receive circuit without leaving the controller.
[5]
Reserved
Not applicable
[6]
MII-OFF
Use this bit to select the connection mode. If this bit is set to
one, 10M-bits/s interface will select the 10M-bits/s endec.
Otherwise, the MII will be selected.
[7]
Loop 10 Mb/s (MLOOP10)
If this bit is set, the Loop_10 external signal is asserted to the
10M-b/s endec.
[11:8]
Reserved
Not applicable.
[12]
MDC-OFF
Clear this bit to enable the MDC clock generation for power
management. If it is set to one, the MDC clock generation is
disabled.
[14:13]
Reserved
Not applicable.
[15]
Link status 10 Mb/s
(MLINK10), read-only
This bit value is read as a buffered signal on the link 10 pin.
[31:16]
Reserved
Not applicable.
Summary of Contents for S3C2501X
Page 18: ......
Page 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Page 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Page 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Page 435: ...I O PORTS S3C2501X 12 12 NOTES ...