S3C2501X
SYSTEM CONFIGURATION
4-19
4.8.3 CLOCK CONTROL REGISTER (CLKCON)
There is clock control register(CLKCON) in system configuration. For the purpose of power save, Clock control
register(CLKCON) can be programmed at low frequency and the slower clock than the system clock can be made
by clock dividing value. When the internal system clock is divided by CLKCON, its duty-cycle is changed. If
CLKCON is programmed to zero, the internal system clock remains the same as the internal clock. In other case,
the duty cycle of internal system clock is no logner 50%.
Register
Address
R/W
Description
Reset Value
CLKCON
0xF0000008
R/W
Clock control register
0x00000000
CLKCON
Bit
Description
Initial State
Reserved
[31:16]
Reserved
0
DVAL
[15:0]
System clock dividing value.
If all bits are 0, non-divided clock is used.
Only one bit can be set in CLKCON[15:0]. That is, the clock dividing
value is defined as 1, 2, 4, 8, 16, …
Internal system clock is (PLL output clock) / (1).
0
HCLK
HCLK
CLKCON = 0
HCLK
CLKCON = 1
HCLK
CLKCON = 2
Figure 4-6. Divided System Clock Timing Diagram
Summary of Contents for S3C2501X
Page 18: ......
Page 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Page 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Page 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Page 435: ...I O PORTS S3C2501X 12 12 NOTES ...