![Samsung S3C2501X User Manual Download Page 440](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828440.webp)
S3C2501X
INTERRUPT CONTROLLER
13-5
[6:0] External interrupt mode bits
NOTE
:
Each of the 6 bits in the external interrupt mode enable register, EXTMOD,
corresponds to an external interrupt source. When the source interrupt
mode bit is set to 1, the interrupt is processed by the ARM940T core
in FIQ (fast interrupt) mode. Otherwise, it is processed in IRQ mode
(normal interrupt). The 6 external interrupt sources are mapped as follows:
[5] EXT 5 interrupt
(0 = IRQ interrupt mode, 1 = FIQ interrupt mode )
[4] EXT 4 interrupt
[3] EXT 3 interrupt
[2] EXT 2 interrupt
[1] EXT 1 interrupt
[0] EXT 0 interrupt
31
0
12
13
14
9
10
11
6
7
8
3
4
5
1
2
X
X
X
X
X
X
EXTMOD
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
R
Figure 13-2. External Interrupt Mode Register (EXTMOD)
13.4.2 INTERRUPT MASK REGISTERS
The interrupt mask registers, INTMASK and EXTMASK, contain interrupt mask bits for each interrupt source.
Table 13-4. INTMASK, EXTMASK Register
Register
Address
R/W
Description
Reset Value
INTMASK
0xF0140008
R/W
Internal Interrupt mask register
0xFFFFFFFF
EXTMASK
0xF014000C
R/W
External Interrupt mask register
0x8000007F
Summary of Contents for S3C2501X
Page 18: ......
Page 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Page 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Page 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Page 435: ...I O PORTS S3C2501X 12 12 NOTES ...