![Samsung S3C2501X User Manual Download Page 410](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828410.webp)
S3C2501X
SERIAL I/O (HIGH-SPEED UART)
11-17
11.3.5 HIGH-SPEED UART RECEIVE BUFFER REGISTER
S3C2501X has a 32-byte Receive FIFO, and the bottom of FIFO is HURXBUF. All data to be received are stored
in this register at first in FIFO mode, if next buffer has invalid data, then shifted to next buffer. But in Non-FIFO
mode, a new received data will be moved to HURXBUF. The High-Speed UART receive buffer registers,
HURXBUF contain an 8-bit data value to be received over the High-Speed UART channel.
Table 11-10. High-Speed UART Receive Register
Registers
Offset Address
R/W
Description
Reset Value
HURXBUF
0xF0080010
R
High-Speed UART receive buffer register
–
Table 11-11. High-Speed UART Receive Register Description
Bit Number
Bit Name
Description
[7:0]
Receive data
This field contains the data received over the single channel High-Speed
UART. When the High-Speed UART finishes receiving a data frame, the
receive data ready bit in the High-Speed UART status register,
HUSTAT[14], should be "1". This prevents reading invalid receive data that
may already be present in the HURXBUF. Whenever the HURXBUF is read,
the receive data valid bit(HUSTAT[14]) is automatically cleared to "0".
31
[7:0] Receive data for UART
Receive Data
0
7
8
Figure 11-6. High-Speed UART Receive Buffer Register
Summary of Contents for S3C2501X
Page 18: ......
Page 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Page 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Page 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Page 435: ...I O PORTS S3C2501X 12 12 NOTES ...