![Samsung S3C2501X User Manual Download Page 319](http://html.mh-extra.com/html/samsung/s3c2501x/s3c2501x_user-manual_340828319.webp)
ETHERNET CONTROLLER
S3C2501X
7-30
7.4.2.7 MAC Receive Status Register
A receive status flag is set in the MAC receive status register, MACRXSTAT, whenever the corresponding event
occurs. When a status flag is set, it remains set until another packet arrives, or until software writes a ‘1’ to the
flag to clear the status bit. If the corresponding interrupt enable bit in the receive control register is set, an
interrupt is generated whenever a status flag is set. A MAC receive parity error sets RxParErr, and also clears
the MRxEn bit (if an interrupt is enabled).
Table 7-21. MACRXSTAT Register
Registers
Address
R/W
Description
Reset Value
MACRXSTATA
0xF00B0014
R/W
Receive status
0x00000000
MACRXSTATB
0xF00D0014
R/W
Receive status
0x00000000
Bit Number
Bit Name
Description
[7:0]
–
These bits are equal to the BMRXSTAT.7-0
[8]
Short Frame Error (MRxShort) This bit is set if the frame was received with short frame.
[9]
Receive 10-Mb/s status
(MRx10Stat)
This bit is set to '1' if the frame was received over the 7-wire
interface or to '0' if the frame was received over the MII.
[10]
Reception halted (MRxHalted) This bit is set if the MRxEn bit is cleared or the MHaltImm bit
is set.
[11]
Control frame received
(MCtlRecd)
This bit is set if the frame received is a MAC control frame
(type = 0x8808), if the CAM recognizes the frame address,
and if the frame length is 64 bytes.
[31:12]
Reserved
Not applicable.
Summary of Contents for S3C2501X
Page 18: ......
Page 275: ...MEMORY CONTROLLER S3C2501X 5 60 NOTES ...
Page 289: ...I2C CONTROLLER S3C2501X 6 14 NOTES ...
Page 373: ...GDMA CONTROLLER S3C2501X 9 24 NOTES ...
Page 435: ...I O PORTS S3C2501X 12 12 NOTES ...