R01UH0136EJ0210 Rev.2.10
Page 558 of 800
Jul 31, 2012
M16C/64A Group
25. Multi-master I
2
C-bus Interface
25.3.1.3
Receiving a Slave Address in Wait Mode and Stop Mode
When the CM02 bit in the CM0 register is set to 0 (peripheral clock f1 does not stop in wait mode)
and transition is made to wait mode, the I
2
C interface can receive the slave address even in wait
mode.
When the CM02 bit in the CM0 register is set to 1 (peripheral clock f1 stops in wait mode) and
transition is made to wait mode, the I
2
C interface stops operating because fVIIC supply is stopped in
stop mode and low-power consumption mode.
The SCL/SDA interrupt can be used in either wait mode or stop mode.
Summary of Contents for M16C/60 Series
Page 853: ...M16C 64A Group R01UH0136EJ0210...