A - 13
Peripheral Clock Select Register (PCLKR)
..................................................................... 536
I2C0 Data Shift Register (S00)
........................................................................................ 537
I2C0 Address Register i (S0Di) (i = 0 to 2)
...................................................................... 538
I2C0 Control Register 0 (S1D0)
...................................................................................... 539
I2C0 Clock Control Register (S20)
.................................................................................. 541
I2C0 Start/Stop Condition Control Register (S2D0)
......................................................... 543
I2C0 Control Register 1 (S3D0)
...................................................................................... 544
I2C0 Control Register 2 (S4D0)
...................................................................................... 548
........................................................................................... 550
........................................................................................... 555
............................................................................................................................... 556
........................................................................................... 559
........................................................................................... 561
Generating a Restart Condition
....................................................................................... 562
Start Condition Overlap Protect
....................................................................................... 563
................................................................................................................ 565
Detecting Start/Stop Conditions
....................................................................................... 567
Operation after Transmitting/Receiving a Slave Address or Data
................................... 569
........................................................................................................... 570
Data Transmit/Receive Examples
................................................................................... 571
C-bus Interface .................................................................................. 579
................................................................................................. 579
.............................................................................................................. 579
Low/High-level Input Voltage and Low-level Output Voltage
........................................... 579
.............................................................................................. 580
CEC Function Control Register 1 (CECC1)
.................................................................... 585
CEC Function Control Register 2 (CECC2)
.................................................................... 586
CEC Function Control Register 3 (CECC3)
.................................................................... 588
CEC Function Control Register 4 (CECC4)
.................................................................... 590
........................................................................................ 592
CEC Interrupt Source Select Register (CISEL)
............................................................... 593
CEC Transmit Buffer Register 1 (CCTB1)
....................................................................... 594
CEC Transmit Buffer Register 2 (CCTB2)
....................................................................... 594
CEC Receive Buffer Register 1 (CCRB1)
....................................................................... 595
CEC Receive Buffer Register 2 (CCRB2)
....................................................................... 595
Summary of Contents for M16C/60 Series
Page 853: ...M16C 64A Group R01UH0136EJ0210...