R01UH0136EJ0210 Rev.2.10
Page 405 of 800
Jul 31, 2012
M16C/64A Group
22. Remote Control Signal Receiver
22.2.1
PMCi Function Select Register 0 (PMCiCON0) (i = 0, 1)
EN (PMCi operation enable bit) (b0)
The EN bit is used to control start/stop of PMCi operation. Confirm that the operation has started or
stopped by the ENFLG bit in the PMCiCON2 register.
b7 b6 b5 b4
b1
b2
b3
Symbol
PMC1CON0
Address
01F8h
Reset Value
XXX0 X000b
b0
Function
Bit Symbol
Bit Name
RW
PMC1 Function Select Register 0
0: Operation disabled
1: Operation enabled
PMC1 operation enable bit
EN
RW
0: Not inverted
1: Inverted
Input signal polarity invert
bit
SINV
RW
0: Filter disabled
1: Filter enabled
Filter enable bit
FIL
RW
0: Header disabled
1: Header enabled
Header pattern enable bit
HDEN
RW
—
(b3)
No register bit. If necessary, set to 0. Read as undefined value.
No register bits. If necessary, set to 0. Read as undefined value.
—
(b7-b5)
—
—
b7 b6 b5 b4
b1
b2
b3
Symbol
PMC0CON0
Address
01F0h
Reset Value
00h
b0
Function
Bit Symbol
Bit Name
RW
PMC0 Function Select Register 0
0: Operation disabled
1: Operation enabled
PMC0 operation enable bit
Receive interrupt control bit
Interrupt request is generated under the
following conditions:
b7 b6
0 0: When reception completed
0 1: When compare match occurs and
reception completed
1 0: When no receive error occurs and
reception completed
1 1: When compare match and no receive
error occurs, and reception completed
EN
DRINT0
DRINT1
RW
RW
0: Not inverted
1: Inverted
Input signal polarity invert
bit
SINV
RW
0: Filter disabled
1: Filter enabled
Filter enable bit
FIL
RW
State of the REFLG bit in the
PMC0STS register:
0: Held until next data received
1: Held even after next data received
Error flag hold bit
EHOLD
RW
0: Header disabled
1: Header enabled
Header pattern enable bit
HDEN
RW
0: Special data pattern disabled
1: Special data pattern enabled
Special data pattern enable
bit
SDEN
RW
Summary of Contents for M16C/60 Series
Page 853: ...M16C 64A Group R01UH0136EJ0210...