R01UH0136EJ0210 Rev.2.10
Page 432 of 800
Jul 31, 2012
M16C/64A Group
22. Remote Control Signal Receiver
Table 22.12
Registers and Setting Values in Pattern Match Mode (Combined Operation) (1/2)
Register
Bit
Function
PMC0
PMC1
PMCiCON0
EN
Set to 1. Refer to 22.3.3.1
“Setting Procedure”.
Set to 1. Refer to 22.3.3.1
“Setting Procedure”.
SINV
Set to 0.
Select input signal polarity.
FIL
Set to 0.
Select filter enabled/disabled.
EHOLD
Select receive error holding
period.
-
HDEN
Select header
enabled/disabled.
Set to 1.
SDEN
Select special data
enabled/disabled.
-
DRINT0
Select receive interrupt
generating condition.
-
DRINT1
PMCiCON1
TYP0
Select measuring object.
Select measuring object. Set
the same value as PMC0.
TYP1
CSS
Set to 0.
-
EXSDEN
Select block in which header
and special pattern is detected.
-
EXHDEN
PMCiCON2
ENFLG
Flag indicating PMCi
operated/stopped.
Not used.
INFLG
Input signal flag
Not used.
CEFLG
Not used.
Not used.
CEINT
Set to 0.
Set to 0.
PSEL0
Set to 00b.
Select input pin.
PSEL1
PMCiCON3
CRE
Set to 0.
Set to 0.
CFR
Set to 0.
Set to 0.
CST
Set to 0.
Set to 0.
PD
Set to 0.
Set to 0.
CSRC0
Set to 00b.
Select clock source.
CSRC1
CDIV0
Set to 00b.
Select count source divisor.
CDIV1
PMCiSTS
CPFLG
Compare match flag
-
REFLG
Receive error flag
Not used
DRFLG
Data receiving flag
Not used
BFULFLG
Receive buffer full flag
-
PTHDFLG
Header pattern match flag
Not used
PTD0FLG
Data 0 pattern match flag
Not used
PTD1FLG
Data 1 pattern match flag
Not used
SDFLG
Special pattern match flag
-
i = 0, 1
-: Unimplemented bit in PMC1
Note:
1.
This table does not describe a procedure.
Summary of Contents for M16C/60 Series
Page 853: ...M16C 64A Group R01UH0136EJ0210...