Rev. 1.00, 05/04, page 275 of 544
TE bit
SCK
output pin
TxD
output pin
Port input/output
Port
input/output
Port
input/output
High output
*
Marking output
Transmission start
Transmission end
Transition to
software standby
mode
Software standby
mode cancelled
SCI TxD output
Port
Port
SCI
TxD output
Last TxD bit retained
Note:
*
Initialized in software standby mode
Figure 12.23 Pin States during Transmission in Clocked Synchronous Mode
(Internal Clock)
Start reception
Reception
[1]
No
No
Yes
Yes
Read receive data in RDR
Read RDRF flag in SSR
Make transition to software
standby mode etc.
Cancel software standby mode etc.
RE = 0
Initialization
RE = 1
[2]
Change operating mode?
RDRF = 1
[1] Data being received will be invalid.
[2] Module stop, watch, sub-active, and
sub-sleep modes are included
Figure 12.24 Sample Flowchart for Mode Transition during Reception
Summary of Contents for H8S/2111B
Page 2: ...Rev 1 00 05 04 page ii of xxxiv...
Page 8: ...Rev 1 00 05 04 page viii of xxxiv...
Page 22: ...Rev 1 00 05 04 page xxii of xxxiv...
Page 30: ...Rev 1 00 05 04 page xxx of xxxiv...
Page 84: ...Rev 1 00 05 04 page 50 of 544...
Page 100: ...Rev 1 00 05 04 page 66 of 544...
Page 126: ...Rev 1 00 05 04 page 92 of 544...
Page 180: ...Rev 1 00 05 04 page 146 of 544...
Page 216: ...Rev 1 00 05 04 page 182 of 544...
Page 254: ...Rev 1 00 05 04 page 220 of 544...
Page 268: ...Rev 1 00 05 04 page 234 of 544...
Page 382: ...Rev 1 00 05 04 page 348 of 544...
Page 462: ...Rev 1 00 05 04 page 428 of 544...
Page 464: ...Rev 1 00 05 04 page 430 of 544...
Page 488: ...Rev 1 00 05 04 page 454 of 544...
Page 496: ...Rev 1 00 05 04 page 462 of 544...
Page 574: ...Rev 1 00 05 04 page 540 of 544...
Page 581: ......
Page 582: ...H8S 2111B Hardware Manual...