Rev. 1.00, 05/04, page 70 of 544
Table 5.2
Correspondence between Interrupt Source and ICR
Register
Bit Bit
Name
ICRA ICRB
ICRC
7 ICRn7
IRQ0
—
—
6 ICRn6
IRQ1
FRT
SCI_1
5 ICRn5
IRQ2,
IRQ3 —
—
4 ICRn4
IRQ4,
IRQ5 —
IIC_0
3 ICRn3
IRQ6,
IRQ7 TMR_0
IIC_1
2 ICRn2
—
TMR_1
TMR_A,
TMR_B
1 ICRn1
WDT_0
TMR_X,
TMR_Y
LPC
0
ICRn0
WDT_1
Keyboard buffer controller —
[Legend]
n:
A to C
:
Reserved. The write value should always be 0.
5.3.2
Address Break Control Register (ABRKCR)
ABRKCR controls the address breaks. When both the CMF flag and BIE flag are set to 1, an
address break is requested.
Bit Bit
Name
Initial
Value R/W Description
7
CMF
0
R
Condition Match Flag
Address break source flag. Indicates that an address
specified by BARA to BARC is prefetched.
[Setting condition]
When an address specified by BARA to BARC is
prefetched while the BIE flag is set to 1.
[Clearing condition]
When an exception handling is executed for an
address break interrupt.
6
to
1
— All
0
R Reserved
These bits are always read as 0 and cannot be
modified.
0
BIE
0
R/W
Break Interrupt Enable
Enables or disables address break.
0: Disabled
1: Enabled
Summary of Contents for H8S/2111B
Page 2: ...Rev 1 00 05 04 page ii of xxxiv...
Page 8: ...Rev 1 00 05 04 page viii of xxxiv...
Page 22: ...Rev 1 00 05 04 page xxii of xxxiv...
Page 30: ...Rev 1 00 05 04 page xxx of xxxiv...
Page 84: ...Rev 1 00 05 04 page 50 of 544...
Page 100: ...Rev 1 00 05 04 page 66 of 544...
Page 126: ...Rev 1 00 05 04 page 92 of 544...
Page 180: ...Rev 1 00 05 04 page 146 of 544...
Page 216: ...Rev 1 00 05 04 page 182 of 544...
Page 254: ...Rev 1 00 05 04 page 220 of 544...
Page 268: ...Rev 1 00 05 04 page 234 of 544...
Page 382: ...Rev 1 00 05 04 page 348 of 544...
Page 462: ...Rev 1 00 05 04 page 428 of 544...
Page 464: ...Rev 1 00 05 04 page 430 of 544...
Page 488: ...Rev 1 00 05 04 page 454 of 544...
Page 496: ...Rev 1 00 05 04 page 462 of 544...
Page 574: ...Rev 1 00 05 04 page 540 of 544...
Page 581: ......
Page 582: ...H8S 2111B Hardware Manual...