
Mini57
Apr. 06, 2017
Page 62 of 475
Rev.1.00
MINI5
7
S
E
RI
E
S
TECH
NIC
A
L R
E
F
E
RE
N
CE
MA
N
UA
L
Peripheral Reset Control Register 0 (SYS_IPRST0)
Register
Offset
R/W
Description
Reset Value
SYS_IPRST0
0x08
R/W
Peripheral Reset Control Register 0
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
CPURST
CHIPRST
Bits
Description
[31:2]
Reserved
Reserved.
[1]
CPURST
Processor Core One-shot Reset (Write Protect)
Setting this bit will only reset the processor core and Flash Memory Controller(FMC), and
this bit will automatically return to 0 after the 2 clock cycles.
0 = Processor core normal operation.
1 = Processor core one-shot reset.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[0]
CHIPRST
Chip One-shot Reset (Write Protect)
Setting this bit will reset the whole chip, including Processor core and all peripherals, and
this bit will automatically return to 0 after the 2 clock cycles.
The CHIPRST is same as the POR reset; all the chip controllers are reset and the chip
setting from Flash is also reloaded.
About the difference between CHIPRST and SYSRESETREQ(AIRCR[2]), please refer to
section 6.2.2
0 = Chip normal operation.
1 = Chip one-shot reset.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.