
Mini57
Apr. 06, 2017
Page 118 of 475
Rev.1.00
MINI5
7
S
E
RI
E
S
TECH
NIC
A
L R
E
F
E
RE
N
CE
MA
N
UA
L
Peripheral Clock Selectable
Ext. CLK
(HXT Or LXT)
HIRC
LIRC
HCLK
WDT
Yes
Yes
No
Yes
Yes
WWDT
Yes
Yes
No
Yes
Yes
Timer0
Yes
Yes
Yes
Yes
Yes
Timer1
Yes
Yes
Yes
Yes
Yes
USCI0
Yes
Yes
Yes
Yes
Yes
USCI1
Yes
Yes
Yes
Yes
Yes
ADC
Yes
Yes
Yes
No
Yes
ACMP
No
No
No
No
Yes
ECAP
No
No
No
No
Yes
EBWM
No
No
No
No
Yes
BPWM
No
No
No
No
Yes
HDIV
No
No
No
No
Yes
Table 6.3-1 Peripheral Clock Source Selection Table
Note:
For the peripherals those peripheral clock are not selectable, its clock source is fixed to
PCLK.
6.3.5
Power-down Mode Clock
When entering Power-down mode, system clocks, some clock sources and some peripheral
clocks are disabled. Some clock sources and peripherals clock are still active in Power-down
mode.
The clocks still kept active are listed below:
Clock Generator
10 kHz internal low speed oscillator (LIRC) clock
32.768 kHz external low speed crystal oscillator (LXT) clock (If PDLXT = 1 and
XTLEN[1:0] = 10)
Peripherals Clock (When 10 kHz low speed oscillator is adopted as clock source)
Watchdog Clock
Timer 0/1 Clock
6.3.6
Frequency Divider Output
This device is equipped with a power-of-2 frequency divider which is composed of 16 chained
divide-by-2 shift registers. One of the 16 shift register outputs selected by a sixteen to one